女性下小腹痛挂什么科| 山海经是什么| 眼睛上火吃什么药| 白色的鱼是什么鱼| 凌迟是什么意思| 安宫牛黄丸什么时候吃最好| 阴历六月是什么月| 痛风要吃什么药好得快| 猫吃什么| 耳石症是什么| 已归档是什么意思| 九月八号是什么星座| 梦见自己大笑是什么意思| 胃病吃什么药最好根治| 车抛锚是什么意思| 来事头疼什么原因| 房客是什么意思| 主动脉壁钙化是什么意思| 什么样的云朵| 肚子胀气用什么药| 梦见火灾预示什么| 焦虑症吃什么药效果好| 梦见被熊追是什么意思| 枯草热是什么病| 食道不舒服挂什么科| 胸推是什么意思| 孕妇吃核桃对胎儿有什么好处| 细菌性感染吃什么药| 落马是什么意思| 射手座和什么座最配对| utc是什么时间| 孕妇地中海贫血对胎儿有什么影响| 吕布是什么生肖| 2010年属什么生肖| 笨什么笨什么| 荠菜长什么样| 月字旁的有什么字| 什么精神成语| 什么是一二三级医院| 三点水卖读什么| 相生相克是什么意思| 绝膑而亡是什么意思| 孕妇补铁吃什么| 接吻是什么样的感觉| 老年痴呆症挂什么科| 什么时候闰十二月| 拉肚子吃点什么食物好| 亚蒂息肉是什么意思| 哼唧是什么意思| 米线是用什么做的| 不要问为什么| 配伍是什么意思| 肾结石都有什么症状| 肌红蛋白偏低说明什么| 九点到十点是什么时辰| 吃什么升血小板快| 头皮脂溢性皮炎用什么药| 肛门上长了个肉疙瘩是什么原因| 马步鱼为什么是甜的| lb是什么| 慢工出细活什么意思| 脾肾亏虚的症状是什么| 出家人是什么意思| 沉沦是什么意思| jackjones是什么品牌| 导诊是干什么的| 鱼油对眼睛有什么好处| 辣椒油用什么能洗掉| 由加页念什么| 红豆不能和什么一起吃| 西兰花是什么季节的蔬菜| 6.12是什么星座| 什么手机性价比高| nf是什么意思| 头眩晕看什么科| 滴虫病女性有什么症状| 牙痛是什么原因| 生理期不能吃什么| 篱笆是什么东西| 破屋什么意思| 宜夫痣是什么意思| 过敏性结膜炎用什么眼药水最好| 什么烟好抽又便宜| 格物穷理是什么意思| 牛初乳是什么| 事无巨细是什么意思| 节瓜煲汤放什么材料| 智商高的人有什么特征| 教诲的意思是什么| 人肉是什么味道的| 滑精是什么意思| 寅时是什么时间| 加拿大签证需要什么材料| 打点是什么意思| 什么字五行属水| 气短是什么症状| 水肺潜水是什么意思| 女大十八变是什么意思| 坐东朝西是什么意思| 开什么店最赚钱| 孩子老是流鼻血是什么原因| 早退是什么意思| 碱性食物对身体有什么好处| 健胃消食片什么时候吃最好| 靠腰是什么意思| 四眼狗是什么品种| 微量元素检查挂什么科| 医学上ca是什么意思| 什么如什么| 肯定是什么意思| 蒜苗炒什么好吃| 蛔虫是什么意思| 胎动突然频繁是什么原因| 偏光眼镜是什么意思| 感冒为什么会鼻塞| 百白破是什么疫苗| 补牙挂什么科| 下焦湿热吃什么药| 肚子拉稀像水一样是什么情况| 引产挂什么科| 你想什么| 振幅是什么意思| 口腔发粘是什么原因| 激光脱毛对身体有什么危害| 国家的实质是什么| 掉头发吃什么| 一箭双雕是指什么生肖| 白带是什么样的| dan是什么意思| armour是什么牌子| 五马分尸是什么意思| 法院是什么机关| 美籍华人是什么意思| 朱元璋为什么杀徐达| 骤雨落宿命敲什么意思| 什么叫不动产| 彼岸花开是什么意思| 一直干呕是什么原因| 右束支传导阻滞是什么病| 常务理事是什么职位| 割韭菜什么意思| rrl是什么牌子| 腿不自觉的抖是什么原因| 自助餐是什么意思| 什么是嗜睡| 前列腺炎挂什么科| 肚子左边是什么器官| 什么的饭菜| 喝什么水对身体好| 钝是什么意思| 婀娜多姿是什么意思| 包皮什么年龄割最好| 为什么会一直放屁| 人参是什么味道| 肚子疼是为什么| 衣钵是什么意思| 什么是盐| 农历8月13日是什么星座| 优是什么意思| 周围神经炎是什么症状| 履历是什么意思| 彩虹代表什么生肖| 大腿肌肉疼是什么原因| 沙眼是什么| 分期是什么意思| 化疗期间吃什么最好| 7月17号是什么星座| 尿分叉吃什么药好得快| 解脲脲原体是什么意思| 为什么会得肾构错瘤| 心脏彩超能检查出什么| 如何查自己是什么命格| 梦见别人怀孕是什么意思| 尿中红细胞高是什么原因| 酒醉喝什么解酒| 元旦吃什么| 中国精神是指什么| 三什么五什么| 冬瓜有什么功效和作用| 血脂高低看什么指标| 化缘是什么意思| 六块钱的麻辣烫是什么意思| 7月28是什么星座| 乳夹是什么| 胆固醇高是什么引起的| 王字旁的字与什么有关| 计发月数是什么意思| 甲减的原因是什么引起的| 牛奶能做什么美食| 你是我的唯一什么意思| 直女是什么意思| 节育环要什么时候取才是最佳时期| 猪日冲蛇什么意思| 芸豆是什么豆| 坐飞机什么不能带| 什么腿| 戴菊是什么| 阴虱长什么样子图片| 心悸是什么病| 什么是iga肾病| 臭鳜鱼是什么菜系| 春梦是什么意思| 野生葛根粉有什么功效| 福是什么生肖| 大姨妈没来是什么原因| 天津古代叫什么| 杏仁有什么作用| 什么是躯体化| 什么照片看不出照的是谁| 三文鱼为什么可以生吃| 醋泡葡萄干有什么功效和作用| 蹭饭吃是什么意思| 代沟是什么| 庚五行属什么| 时蔬是什么意思| 肚子为什么会胀气| 什么叫刑事拘留| 985是什么意思| 血小板偏高是什么原因| 赛脸是什么意思| 笨和蠢有什么区别| 排骨汤什么时候放盐最好| 孕妇血糖高对胎儿有什么影响| 安乃近又叫什么名| 包皮开裂用什么药| 短发适合什么脸型| 男人交生育保险有什么用| 牛和什么生肖相冲| 头昏脑胀吃什么药| 精神卫生科看什么病| 彩铃是什么意思| 西柚是什么季节的水果| 舒筋健腰丸为什么这么贵| 五个月宝宝可以吃什么水果| 左耳朵嗡嗡响是什么原因引起的| 鸿雁是什么意思| 真狗是什么意思| 什么情况下会得甲亢| 什么是裸眼视力| 守护者是什么意思| 奇门遁甲是什么意思| 议员在中国相当于什么| 紫癜是什么症状| 咳嗽有白痰是什么原因| 挺舌反应是什么| 蟑螂怕什么| 3.15是什么星座| 属羊的守护神是什么菩萨| csco是什么意思| 哈密瓜什么季节成熟| 耘字五行属什么| 06年属什么| 梦见喝酒是什么意思| 梦见吃西红柿是什么意思| 透析病人磷高了吃什么降磷| 手上有湿疹是什么原因引起的| 排毒吃什么最好能排脸上毒| 旅游需要带什么东西| pet-ct主要检查什么| 红红的枫叶像什么| 身体酸痛什么原因| 感冒吃什么菜比较好| 镶嵌什么意思| aj和nike什么关系| 百度

山东威海举行国际社工日活动

Duty cycle correction circuit Download PDF

Info

Publication number
US6603337B2
US6603337B2 US10/035,082 US3508201A US6603337B2 US 6603337 B2 US6603337 B2 US 6603337B2 US 3508201 A US3508201 A US 3508201A US 6603337 B2 US6603337 B2 US 6603337B2
Authority
US
United States
Prior art keywords
signal
clock signal
phase
input clock
input
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US10/035,082
Other versions
US20020084818A1 (en
Inventor
Seong Ik Cho
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Mosaid Technologies Inc
Original Assignee
Hynix Semiconductor Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Assigned to HYNIX SEMICONDUCTOR INC. reassignment HYNIX SEMICONDUCTOR INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CHO, SEONG IK
Application filed by Hynix Semiconductor Inc filed Critical Hynix Semiconductor Inc
Publication of US20020084818A1 publication Critical patent/US20020084818A1/en
Application granted granted Critical
Publication of US6603337B2 publication Critical patent/US6603337B2/en
Assigned to 658868 N.B. INC. reassignment 658868 N.B. INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: HYNIX SEMICONDUCTOR INC.
Assigned to ROYAL BANK OF CANADA reassignment ROYAL BANK OF CANADA U.S. INTELLECTUAL PROPERTY SECURITY AGREEMENT (FOR NON-U.S. GRANTORS) - SHORT FORM Assignors: 658276 N.B. LTD., 658868 N.B. INC., MOSAID TECHNOLOGIES INCORPORATED
Assigned to CONVERSANT IP N.B. 868 INC. reassignment CONVERSANT IP N.B. 868 INC. CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: 658868 N.B. INC.
Assigned to CONVERSANT IP N.B. 868 INC., CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC., CONVERSANT IP N.B. 276 INC. reassignment CONVERSANT IP N.B. 868 INC. RELEASE OF SECURITY INTEREST Assignors: ROYAL BANK OF CANADA
Assigned to ROYAL BANK OF CANADA, AS LENDER, CPPIB CREDIT INVESTMENTS INC., AS LENDER reassignment ROYAL BANK OF CANADA, AS LENDER U.S. PATENT SECURITY AGREEMENT (FOR NON-U.S. GRANTORS) Assignors: CONVERSANT IP N.B. 868 INC.
Assigned to CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC. reassignment CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CONVERSANT IP N.B. 868 INC.
Assigned to CPPIB CREDIT INVESTMENTS, INC. reassignment CPPIB CREDIT INVESTMENTS, INC. AMENDED AND RESTATED U.S. PATENT SECURITY AGREEMENT (FOR NON-U.S. GRANTORS) Assignors: CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC.
Assigned to CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC. reassignment CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC. RELEASE OF U.S. PATENT AGREEMENT (FOR NON-U.S. GRANTORS) Assignors: ROYAL BANK OF CANADA, AS LENDER
Assigned to CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC. reassignment CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: CPPIB CREDIT INVESTMENTS INC.
Anticipated expiration legal-status Critical
Assigned to MOSAID TECHNOLOGIES INCORPORATED reassignment MOSAID TECHNOLOGIES INCORPORATED CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC.
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K5/00Manipulating of pulses not covered by one of the other main groups of this subclass
    • H03K5/13Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals
    • H03K5/133Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals using a chain of active delay devices
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • G11C11/40Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
    • G11C11/401Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
    • G11C11/4063Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
    • G11C11/407Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
    • G11C11/4076Timing circuits
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K5/00Manipulating of pulses not covered by one of the other main groups of this subclass
    • H03K5/156Arrangements in which a continuous pulse train is transformed into a train having a desired pattern
    • H03K5/1565Arrangements in which a continuous pulse train is transformed into a train having a desired pattern the output pulses having a constant duty cycle
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/08Details of the phase-locked loop
    • H03L7/081Details of the phase-locked loop provided with an additional controlled phase shifter
    • H03L7/0812Details of the phase-locked loop provided with an additional controlled phase shifter and where no voltage or current controlled oscillator is used
    • H03L7/0816Details of the phase-locked loop provided with an additional controlled phase shifter and where no voltage or current controlled oscillator is used the controlled phase shifter and the frequency- or phase-detection arrangement being connected to a common input
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K5/00Manipulating of pulses not covered by one of the other main groups of this subclass
    • H03K2005/00013Delay, i.e. output pulse is delayed after input pulse and pulse length of output pulse is dependent on pulse length of input pulse
    • H03K2005/00019Variable delay
    • H03K2005/00026Variable delay controlled by an analog electrical signal, e.g. obtained after conversion by a D/A converter
    • H03K2005/00032DC control of switching transistors

Definitions

  • the present invention relates generally to a duty cycle correction circuit and, more particularly, to a duty cycle correction circuit correcting a duty of a clock input signal so as to exchange data on both edges of rising and falling of clock.
  • a clock signal is employed as a basic signal in processing signals of a semiconductor integrated circuit and of other electronic circuits.
  • the clock signal includes an external clock signal inputted from the exterior of the semiconductor memory device and an internal clock signal employed in the interior of the semiconductor memory device.
  • the difference between the external clock signal and the internal clock signal is referred to herein as a duty rate or a duty.
  • DRAM inputs and outputs data on a rising edge of a clock signal.
  • the external clock signal inputted from the exterior, is inputted with duty errors (40:60 or 60:40). Therefore, there is a problem that it is difficult to exchange data on both the rising and falling edges of a clock signal.
  • the present invention has been made to solve the above-mentioned problems and an object of the present invention is to provide a duty cycle correction circuit capable of exchanging data on both rising and falling edges of a clock signal by correcting duty errors of the input clock signal by using a multi phase signal generator.
  • the present invention comprises: a phase detection unit for receiving an input clock signal and a reference clock signal to generate a phase difference detection signal comparing the phase difference; a loop filter unit for converting the phase difference detection signal into a voltage signal and outputting the inverted signal; a multi phase signal generation unit for generating a clock signal having a plurality of phase differences by controlling the delay time of the input clock signal and selecting and outputting one clock signal by means of a the voltage signal; and a duty correction unit for receiving the input clock signal and the clock signal outputted from the multi phase signal generation unit and logically combining then, to correct the duty of input clock signal.
  • the multi phase signal generation unit When the reference clock signal has a phase difference of 360° with respect to the input clock signal, the multi phase signal generation unit generates 4 clock signals respectively having phase differences of 90 ° if the phase of the input clock signal corresponds with that of the reference clock signal.
  • the multi phase signal generation unit When the reference clock signal has a phase difference of 720° with respect to the input clock signal, the multi phase signal generation unit generates 8 clock signals respectively having phase differences of 90° if the phase of the input clock signal corresponds with that of the reference clock signal.
  • the multi phase signal generation unit comprises: a first phase signal generation unit for generating, by means of the voltage signal, a first clock signal having a phase of 90° with respect to the input clock signal; a second phase signal generation unit for generating, by means of the voltage signal, a second clock signal having a phase of 180° with the input clock signal by controlling the delay of the first clock signal; a third phase signal generation unit for generating, by means of the voltage signal, a third clock signal having a phase of 270° with the input clock signal by controlling the delay of the second clock signal; and a fourth phase signal generation unit for generating, by means of the voltage signal, a clock signal having a phase of 360° with the input clock signal by controlling the delay of the third clock signal.
  • the duty correction unit comprises: a first frequency division unit for receiving a clock signal from the multi phase signal generation unit as its clock input signal and its output signal as an input signal to generate a two-frequency divided signal of the clock signal; a second frequency division unit for receiving the input clock signal as a clock input signal and its output signal as an input signal to generate a two-frequency divided signal of the input clock signal; and a logic operation unit for receiving the two signals respectively of the two-frequency divided signal generated by the first frequency division unit and the second frequency division unit to generate an exclusive OR logic operated signal.
  • the first frequency division unit comprises a first D-flip flop and a first inverter for receiving the output signal of the first D-flip flop and outputting the inverted signal.
  • the second frequency division unit comprises a second D-flip flop and a second inverter for receiving the output signal of the second D-flip flop and outputting the inverted signal.
  • the logic operation unit comprises an exclusive OR gate.
  • FIG. 1 is a circuit diagram of a duty cycle correction circuit according to the present invention.
  • FIG. 2 is a drawing for showing operation timing of the duty cycle correction circuit of FIG. 1 according to the present invention.
  • FIG. 3 is an alternative circuit diagram of a duty cycle correction circuit according to the present invention showing a multi phase signal generation generating eight clock signals.
  • FIG. 1 is a block circuit diagram of a duty cycle correction circuit according to an embodiment of the present invention, comprising a phase detection unit 10 , a loop filter unit 20 , a multi phase signal generation unit 30 and a duty correction unit 40 .
  • the phase detection unit 10 receives an input clock signal INCLK having a phase of 0° and a reference clock signal FBCLK having a phase of 360° with respect to that of the input clock signal INCLK to generate UP/DOWN signals comparing the phase difference of the two signals.
  • the loop filter unit 20 receives the UP/DOWN signals outputted from the phase detection unit 10 to invert the phase difference of the UP/DOWN signals into a voltage signal Vc and to output the signal.
  • the multi phase signal generation unit 30 comprises first to fourth phase signal generation units 32 , 34 , 36 , 38 for generating 4 clock signals respectively having a phase of 90° from the input clock signal INCLK by the voltage signal Vc outputted from the loop filter unit 20 .
  • the multi phase signal generation unit 30 selects and outputs that one of the 4 input clock signals IC having a phase of 90° by selecting that input clock signal (IC) that has a phase difference between the input clock signal INCLK having a phase of 0° and the reference clock signal FBCLK having a phase of 360° with respect to the input clock signal INCLK.
  • the first phase signal generation unit 32 by means of the voltage signal Vc, generates a clock signal having a phase of 90° with respect to the input clock signal INCLK having a phase of 0°.
  • the second phase signal generation unit 34 generates, by means of the voltage signal Vc, a clock signal having a phase of 180° with respect to the input clock signal INCLK by controlling a delay of the clock signal generated in the first phase signal generation unit 32 .
  • the third phase signal generation unit 36 generates, by means of the voltage signal Vc, a clock signal having a phase of 270° with respect to the input clock signal INCLK by controlling the delay of the clock signal generated in the second phase signal generation unit 34 .
  • the fourth phase signal generation unit 38 generates, by means of the voltage signal Vc, a clock signal having a phase of 360° with respect to the input clock signal INCLK by controlling the delay of the clock signal generated in the third phase signal generation unit 36 .
  • the multi phase signal generation unit 30 generates 4 clock signals at phase differences of 90°, 180°, 270°, 360°, respectively, if a phase of the input clock signal INCLK having a phase of 0° corresponds with that of the clock signal FBCLK having a phase of 360° with the input clock signal INCLK since it comprises first to fourth phase signal generation units 32 , 34 , 36 , 38 .
  • the multi phase signal generation unit 30 selects and outputs one of the 4 clock signals 90°, 180°, 270°, 360° according to the duty rate of the input clock signal INCLK.
  • the multi phase signal generation unit When the reference clock signal has a phase difference of 720° with respect to the input clock signal, the multi phase signal generation unit generates 8 clock signals respectively having phase differences of 90° if the phase of the input clock signal corresponds with that of the reference clock signal
  • the multi phase signal generation unit 230 generates 8 clock signals at phase differences of 90°, 180°, 270°, 360°, 450°, 540°, 630° and 720°, respectively, if a phase of the input clock signal INCLK having a phase of 0° corresponds with that of the clock signal FBCLK having a phase of 360° with the input clock signal INCLK since it comprises first to eighth phase signal generation units 132 , 134 , 136 , 138 , 232 , 234 , 236 , and 238 .
  • the multi phase signal generation unit 130 selects and outputs one of the 8 clock signals 90°, 180°, 270°, 360°, 450°, 540°, 630° and 720° according to the duty rate of the input clock signal INCLK.
  • the duty correction unit 40 receives the input clock signal INCLK having a phase of 0° and the clock signal outputted from the multi phase signal generation unit 30 to generate a duty correction signal dcc of the input clock signal INCLK.
  • the duty correction unit 40 comprises: a first frequency division unit 41 for receiving the clock signal 180° CLK outputted from the multi phase signal generation unit 30 as its clock signal CLK and its output signal Q 1 as an input signal D to generate a two-frequency divided signal Q 1 of the clock signal 180° CLK; a second frequency division unit 44 for receiving the input clock signal INCLK having a phase of 0° as a clock signal and its output signal Q 2 as an input signal D to generate a two-frequency divided signal of the input clock signal INCLK; and an exclusive OR gate unit 47 for receiving the two signals Q 1 , Q 2 respectively of the two-frequency divided signal in the first frequency division unit 41 and the second frequency division unit 44 to generate an exclusive OR logic operated signal dcc.
  • the first frequency division unit 41 comprises a D flip flop 42 and an inverter 43 for receiving an output signal Q of the D flip flop 42 to output the inverted signal Q 1 .
  • the second frequency division unit 44 comprises a D flip flop 45 and an inverter 46 for receiving an output signal Q of the D flip flop 45 to output the inverted signal Q 2 .
  • the exclusive OR gate unit 47 comprises an exclusive OR gate, EX-OR, for receiving the two signals respectively of the two-frequency divided signals outputted by the first frequency division unit 41 and the second frequency division unit 44 and for generating an exclusive OR logic operated signal dcc.
  • the signal dcc outputted from the exclusive OR gate unit 47 is a duty correction signal of the input clock signal INCLK.
  • FIG. 2 is a waveform diagram for showing an operation of the above-described duty cycle correction circuit according to the present invention.
  • the phase detection unit 10 generates UP/DOWN signals indicating a phase difference between an input clock signal INCLK having a phase of 0° and a reference clock signal FBCLK having a phase difference of 360° with the input clock signal INCLK.
  • the loop filter unit 20 receives the UP/DOWN signals generated in the phase detection unit 10 to invert it into a voltage signal Vc and output the signal.
  • the multi phase signal generation unit 30 receives the voltage signal Vc outputted from the loop filter unit 20 and the input clock signal INCLK to select and output one of the four clock signals 90° CLK, 180° CLK, 270° CLK or 360° CLK having a phase difference of 90° with the input clock signal INCLK according to the voltage signal Vc.
  • the one clock signal selected by the voltage signal Vc is determined according to the duty of the input clock signal INCLK.
  • a duty of the input clock signal INCLK is 40:60
  • a duty of the input clock signal INCLK is corrected by using a clock signal 180° CLK having a phase difference of one-half period (180°) with respect to the input clock signal INCLK.
  • the clock signal 180° CLK having a phase of one-half period (180°) with the input clock signal 0° CLK having a phase difference of 0° is shown in the timing diagram of FIG. 2 .
  • the duty correction unit 40 is a circuit for correcting a duty of the input clock signal INCLK.
  • the duty correction unit 40 receives the input clock signal INCLK and the clock signal 180° CLK outputted from the multi phase signal generation unit 30 to generate, respectively, a two-frequency divided signal and an exclusive OR logic operation of the two frequency divided signals, thereby correcting a duty of the input clock signal INCLK into the desired 50:50 relationship.
  • a duty cycle correction circuit of the present invention selectively outputs one clock signal having a phase different from the input clock signal INCLK generated in the multi phase signal generation unit 30 according to a duty of the input clock signal INCLK and performs a logic operation with the input clock signal INCLK, thereby correcting a duty of the input clock signal INCLK.
  • a duty of the input clock signal INCLK is detected by using a reference clock signal FBCLK having a phase difference of 360° with the input clock signal INCLK.
  • a duty of input clock signal INCLK can be detected by using a reference clock signal FBCLK having other phase differences with the input clock signal INCLK, thereby correcting a duty of input clock signal INCLK.
  • a duty error of input clock signal is corrected by using a clock signal generated in a multi phase generator, thereby exchanging data on both rising and falling edges of the clock signal. It is also effective to improve the transmission rate of data in other electronic circuits using a phase difference.

Landscapes

  • Physics & Mathematics (AREA)
  • Nonlinear Science (AREA)
  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Computer Hardware Design (AREA)
  • Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
  • Dram (AREA)
  • Pulse Circuits (AREA)

Abstract

A duty cycle correction circuit for a semiconductor memory device capable of exchanging data on both edges of rising and falling of clock by correcting duty error of input clock signal, including a phase detection unit for receiving input clock signals and reference clock signals to generate a phase difference detection signal comparing phase difference; loop filter unit for converting the phase difference detection signal into a voltage signal and outputting the result; multi phase signal generation unit for generating a clock signal having a plurality of phase differences by controlling the delay time of the input clock signal and then, selecting and outputting one clock signal by comparison with the voltage signal; and a duty correction unit for receiving the input clock signal and the clock signal outputted from the multi phase signal generation unit and logically combining them to correct duty of the input clock signal.

Description

BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates generally to a duty cycle correction circuit and, more particularly, to a duty cycle correction circuit correcting a duty of a clock input signal so as to exchange data on both edges of rising and falling of clock.
2. Description of the Related Art
Generally, a clock signal is employed as a basic signal in processing signals of a semiconductor integrated circuit and of other electronic circuits. In a semiconductor memory device, the clock signal includes an external clock signal inputted from the exterior of the semiconductor memory device and an internal clock signal employed in the interior of the semiconductor memory device. The difference between the external clock signal and the internal clock signal is referred to herein as a duty rate or a duty.
As a conventional semiconductor memory device, DRAM inputs and outputs data on a rising edge of a clock signal. However, it is desirable to exchange data on both edges of a clock signal, that is, on both the rising and falling edges, in order to improve a data transmission rate.
However, in the conventional semiconductor memory device, the external clock signal, inputted from the exterior, is inputted with duty errors (40:60 or 60:40). Therefore, there is a problem that it is difficult to exchange data on both the rising and falling edges of a clock signal.
SUMMARY OF THE INVENTION
Therefore, the present invention has been made to solve the above-mentioned problems and an object of the present invention is to provide a duty cycle correction circuit capable of exchanging data on both rising and falling edges of a clock signal by correcting duty errors of the input clock signal by using a multi phase signal generator.
In order to accomplish the above object, the present invention comprises: a phase detection unit for receiving an input clock signal and a reference clock signal to generate a phase difference detection signal comparing the phase difference; a loop filter unit for converting the phase difference detection signal into a voltage signal and outputting the inverted signal; a multi phase signal generation unit for generating a clock signal having a plurality of phase differences by controlling the delay time of the input clock signal and selecting and outputting one clock signal by means of a the voltage signal; and a duty correction unit for receiving the input clock signal and the clock signal outputted from the multi phase signal generation unit and logically combining then, to correct the duty of input clock signal.
When the reference clock signal has a phase difference of 360° with respect to the input clock signal, the multi phase signal generation unit generates 4 clock signals respectively having phase differences of 90 ° if the phase of the input clock signal corresponds with that of the reference clock signal.
When the reference clock signal has a phase difference of 720° with respect to the input clock signal, the multi phase signal generation unit generates 8 clock signals respectively having phase differences of 90° if the phase of the input clock signal corresponds with that of the reference clock signal.
The multi phase signal generation unit comprises: a first phase signal generation unit for generating, by means of the voltage signal, a first clock signal having a phase of 90° with respect to the input clock signal; a second phase signal generation unit for generating, by means of the voltage signal, a second clock signal having a phase of 180° with the input clock signal by controlling the delay of the first clock signal; a third phase signal generation unit for generating, by means of the voltage signal, a third clock signal having a phase of 270° with the input clock signal by controlling the delay of the second clock signal; and a fourth phase signal generation unit for generating, by means of the voltage signal, a clock signal having a phase of 360° with the input clock signal by controlling the delay of the third clock signal.
The duty correction unit comprises: a first frequency division unit for receiving a clock signal from the multi phase signal generation unit as its clock input signal and its output signal as an input signal to generate a two-frequency divided signal of the clock signal; a second frequency division unit for receiving the input clock signal as a clock input signal and its output signal as an input signal to generate a two-frequency divided signal of the input clock signal; and a logic operation unit for receiving the two signals respectively of the two-frequency divided signal generated by the first frequency division unit and the second frequency division unit to generate an exclusive OR logic operated signal.
The first frequency division unit comprises a first D-flip flop and a first inverter for receiving the output signal of the first D-flip flop and outputting the inverted signal.
The second frequency division unit comprises a second D-flip flop and a second inverter for receiving the output signal of the second D-flip flop and outputting the inverted signal.
The logic operation unit comprises an exclusive OR gate.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 is a circuit diagram of a duty cycle correction circuit according to the present invention.
FIG. 2 is a drawing for showing operation timing of the duty cycle correction circuit of FIG. 1 according to the present invention.
FIG. 3 is an alternative circuit diagram of a duty cycle correction circuit according to the present invention showing a multi phase signal generation generating eight clock signals.
DETAILED DESCRIPTION OF THE INVENTION
The above objects, and other features and advantages of the present invention will become more apparent after reading the following detailed description when taken in conjunction with the accompanying drawings.
FIG. 1 is a block circuit diagram of a duty cycle correction circuit according to an embodiment of the present invention, comprising a phase detection unit 10, a loop filter unit 20, a multi phase signal generation unit 30 and a duty correction unit 40.
The phase detection unit 10 receives an input clock signal INCLK having a phase of 0° and a reference clock signal FBCLK having a phase of 360° with respect to that of the input clock signal INCLK to generate UP/DOWN signals comparing the phase difference of the two signals.
The loop filter unit 20 receives the UP/DOWN signals outputted from the phase detection unit 10 to invert the phase difference of the UP/DOWN signals into a voltage signal Vc and to output the signal.
The multi phase signal generation unit 30 comprises first to fourth phase signal generation units 32, 34, 36, 38 for generating 4 clock signals respectively having a phase of 90° from the input clock signal INCLK by the voltage signal Vc outputted from the loop filter unit 20. The multi phase signal generation unit 30 selects and outputs that one of the 4 input clock signals IC having a phase of 90° by selecting that input clock signal (IC) that has a phase difference between the input clock signal INCLK having a phase of 0° and the reference clock signal FBCLK having a phase of 360° with respect to the input clock signal INCLK.
The first phase signal generation unit 32, by means of the voltage signal Vc, generates a clock signal having a phase of 90° with respect to the input clock signal INCLK having a phase of 0°. The second phase signal generation unit 34 generates, by means of the voltage signal Vc, a clock signal having a phase of 180° with respect to the input clock signal INCLK by controlling a delay of the clock signal generated in the first phase signal generation unit 32. The third phase signal generation unit 36 generates, by means of the voltage signal Vc, a clock signal having a phase of 270° with respect to the input clock signal INCLK by controlling the delay of the clock signal generated in the second phase signal generation unit 34. The fourth phase signal generation unit 38 generates, by means of the voltage signal Vc, a clock signal having a phase of 360° with respect to the input clock signal INCLK by controlling the delay of the clock signal generated in the third phase signal generation unit 36.
Therefore, the multi phase signal generation unit 30 generates 4 clock signals at phase differences of 90°, 180°, 270°, 360°, respectively, if a phase of the input clock signal INCLK having a phase of 0° corresponds with that of the clock signal FBCLK having a phase of 360° with the input clock signal INCLK since it comprises first to fourth phase signal generation units 32, 34, 36, 38. The multi phase signal generation unit 30 selects and outputs one of the 4 clock signals 90°, 180°, 270°, 360° according to the duty rate of the input clock signal INCLK.
When the reference clock signal has a phase difference of 720° with respect to the input clock signal, the multi phase signal generation unit generates 8 clock signals respectively having phase differences of 90° if the phase of the input clock signal corresponds with that of the reference clock signal
Therefore, as shown in FIG. 3, the multi phase signal generation unit 230 generates 8 clock signals at phase differences of 90°, 180°, 270°, 360°, 450°, 540°, 630° and 720°, respectively, if a phase of the input clock signal INCLK having a phase of 0° corresponds with that of the clock signal FBCLK having a phase of 360° with the input clock signal INCLK since it comprises first to eighth phase signal generation units 132, 134, 136, 138, 232, 234, 236, and 238. The multi phase signal generation unit 130 selects and outputs one of the 8 clock signals 90°, 180°, 270°, 360°, 450°, 540°, 630° and 720° according to the duty rate of the input clock signal INCLK.
The duty correction unit 40 receives the input clock signal INCLK having a phase of 0° and the clock signal outputted from the multi phase signal generation unit 30 to generate a duty correction signal dcc of the input clock signal INCLK. In order to accomplish the above processes, the duty correction unit 40 comprises: a first frequency division unit 41 for receiving the clock signal 180° CLK outputted from the multi phase signal generation unit 30 as its clock signal CLK and its output signal Q1 as an input signal D to generate a two-frequency divided signal Q1 of the clock signal 180° CLK; a second frequency division unit 44 for receiving the input clock signal INCLK having a phase of 0° as a clock signal and its output signal Q2 as an input signal D to generate a two-frequency divided signal of the input clock signal INCLK; and an exclusive OR gate unit 47 for receiving the two signals Q1, Q2 respectively of the two-frequency divided signal in the first frequency division unit 41 and the second frequency division unit 44 to generate an exclusive OR logic operated signal dcc.
The first frequency division unit 41 comprises a D flip flop 42 and an inverter 43 for receiving an output signal Q of the D flip flop 42 to output the inverted signal Q1. The second frequency division unit 44 comprises a D flip flop 45 and an inverter 46 for receiving an output signal Q of the D flip flop 45 to output the inverted signal Q2.
The exclusive OR gate unit 47 comprises an exclusive OR gate, EX-OR, for receiving the two signals respectively of the two-frequency divided signals outputted by the first frequency division unit 41 and the second frequency division unit 44 and for generating an exclusive OR logic operated signal dcc. The signal dcc outputted from the exclusive OR gate unit 47 is a duty correction signal of the input clock signal INCLK.
FIG. 2 is a waveform diagram for showing an operation of the above-described duty cycle correction circuit according to the present invention.
First, the phase detection unit 10 generates UP/DOWN signals indicating a phase difference between an input clock signal INCLK having a phase of 0° and a reference clock signal FBCLK having a phase difference of 360° with the input clock signal INCLK.
The loop filter unit 20 receives the UP/DOWN signals generated in the phase detection unit 10 to invert it into a voltage signal Vc and output the signal.
Then, the multi phase signal generation unit 30 receives the voltage signal Vc outputted from the loop filter unit 20 and the input clock signal INCLK to select and output one of the four clock signals 90° CLK, 180° CLK, 270° CLK or 360° CLK having a phase difference of 90° with the input clock signal INCLK according to the voltage signal Vc. Here, the one clock signal selected by the voltage signal Vc is determined according to the duty of the input clock signal INCLK.
In FIG. 1, when a duty of the input clock signal INCLK is 40:60, a duty of the input clock signal INCLK is corrected by using a clock signal 180° CLK having a phase difference of one-half period (180°) with respect to the input clock signal INCLK. Here, the clock signal 180° CLK having a phase of one-half period (180°) with the input clock signal 0° CLK having a phase difference of 0° is shown in the timing diagram of FIG. 2.
The duty correction unit 40 is a circuit for correcting a duty of the input clock signal INCLK. The duty correction unit 40 receives the input clock signal INCLK and the clock signal 180° CLK outputted from the multi phase signal generation unit 30 to generate, respectively, a two-frequency divided signal and an exclusive OR logic operation of the two frequency divided signals, thereby correcting a duty of the input clock signal INCLK into the desired 50:50 relationship.
Therefore, a duty cycle correction circuit of the present invention selectively outputs one clock signal having a phase different from the input clock signal INCLK generated in the multi phase signal generation unit 30 according to a duty of the input clock signal INCLK and performs a logic operation with the input clock signal INCLK, thereby correcting a duty of the input clock signal INCLK.
According to the present invention, a duty of the input clock signal INCLK is detected by using a reference clock signal FBCLK having a phase difference of 360° with the input clock signal INCLK. However, according to another embodiment of the present invention, a duty of input clock signal INCLK can be detected by using a reference clock signal FBCLK having other phase differences with the input clock signal INCLK, thereby correcting a duty of input clock signal INCLK.
As described above, according to the duty cycle correction circuit of the present invention, a duty error of input clock signal is corrected by using a clock signal generated in a multi phase generator, thereby exchanging data on both rising and falling edges of the clock signal. It is also effective to improve the transmission rate of data in other electronic circuits using a phase difference.
Although the preferred embodiments of the invention have been disclosed for illustrative purposes, those skilled in the art will appreciate that various modifications, alterations, additions and substitutions are possible, without departing from the scope and spirit of the invention as disclosed in, and only limited by, the accompanying claims.

Claims (10)

What is claimed is:
1. A duty cycle correction circuit comprising:
a phase detection unit for receiving an input clock signal and a reference clock signal to generate a phase difference detection signal by comparing the phase difference;
a loop filter unit for converting the phase difference detection signal into a voltage signal and outputting the result;
a multi phase signal generation unit for generating at least four/clock signals, respectively, each having a phase difference of 90°, when the phase of the input clock signal corresponds with that of the reference clock signal, by controlling the delay time of the input clock signal with the voltage signal; and
a duty correction unit for receiving the input clock signal and a clock signal outputted from the multi phase signal generation unit and logically combining then, to correct a duty of the input clock signal.
2. The duty cycle correction circuit according to claim 1, wherein the reference clock signal has a phase difference of 360° with respect to the input clock signal.
3. The duty cycle correction circuit according to claim 1, wherein the reference clock signal has a phase difference of 720° with respect to the input clock signal.
4. The duty cycle correction circuit according to claim 3, wherein the multi phase signal generation unit generates eight clock signals, respectively, each having a phase difference of 90° when the phase of the input clock signal corresponds with that of the reference clock signal.
5. The duty cycle correction circuit according to claim 1, wherein the multi phase signal generation unit comprises:
a first phase signal generation unit for generating a first clock signal having a phase of 90° with respect to the input clock signal in response to the voltage signal;
a second phase signal generation unit for generating a second clock signal having a phase of 180° with respect to the input clock signal by controlling the delay of the first clock signal by the voltage signal;
a third phase signal generation unit for generating a third clock signal having a phase of 270° with respect to the input clock signal by controlling the delay of the second clock signal by the voltage signal; and
a fourth phase signal generation unit for generating a clock signal having a phase of 360° with respect to the input clock signal by controlling the delay of the third clock signal by the voltage signal.
6. The duty cycle correction circuit according to claim 1, wherein the duty correction unit comprises:
a first frequency division unit for receiving a clock signal from the multi phase signal generation unit as its clock input signal and its output signal as an input signal to generate a two-frequency divided signal of the clock signal;
a second frequency division unit for receiving the input clock signal as a clock input signal and its output signal as an input signal to generate a two-frequency divided signal of the input clock signal; and
a logic operation unit for receiving the two signals, respectively, that were two-frequency divided in the first frequency division unit and in the second frequency division unit to generate an exclusive OR logic operated signal.
7. The duty cycle correction unit according to claim 6, wherein the first frequency division unit comprises a first D-flip flop and a first inverter for receiving an output signal of the first D-flip flop to output the inverted signal.
8. The duty cycle correction circuit according to claim 6, wherein the second frequency division unit comprises a second D-flip flop and a second inverter for receiving an output signal of the second D-flip flop to output the inverted signal.
9. The duty cycle correction circuit according to claim 6, wherein the logic operation unit comprises an exclusive OR gate.
10. The duty cycle correction circuit according to claim 7, wherein the second frequency division unit comprises a second D-flip flop and a second inverter for receiving an output signal of the second D-flip flop to output the inverted signal.
US10/035,082 2025-08-07 2025-08-07 Duty cycle correction circuit Expired - Lifetime US6603337B2 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
KR10-2000-0085580A KR100384781B1 (en) 2025-08-07 2025-08-07 Duty cycle correction circuit
KR2000-85580 2025-08-07

Publications (2)

Publication Number Publication Date
US20020084818A1 US20020084818A1 (en) 2025-08-07
US6603337B2 true US6603337B2 (en) 2025-08-07

Family

ID=19703939

Family Applications (1)

Application Number Title Priority Date Filing Date
US10/035,082 Expired - Lifetime US6603337B2 (en) 2025-08-07 2025-08-07 Duty cycle correction circuit

Country Status (4)

Country Link
US (1) US6603337B2 (en)
JP (1) JP2002290214A (en)
KR (1) KR100384781B1 (en)
GB (2) GB2373384B (en)

Cited By (25)

* Cited by examiner, ? Cited by third party
Publication number Priority date Publication date Assignee Title
US20040012428A1 (en) * 2025-08-07 2025-08-07 Gin Yee Duty cycle corrector
US20040075462A1 (en) * 2025-08-07 2025-08-07 Rambus Inc. Method and apparatus for digital duty cycle adjustment
US20040155686A1 (en) * 2025-08-07 2025-08-07 Se-Jun Kim Analog delay locked loop having duty cycle correction circuit
US20050184780A1 (en) * 2025-08-07 2025-08-07 Hynix Semiconductor Inc. Clock duty ratio correction circuit
US20050242857A1 (en) * 2025-08-07 2025-08-07 Infineon Technologies North America Corp. Duty cycle correction
US20050288569A1 (en) * 2025-08-07 2025-08-07 Xavier Battle Grid computing on radiology network
US20060028256A1 (en) * 2025-08-07 2025-08-07 Nam Jang J Digital duty cycle corrector for multi-phase clock application
US20060146891A1 (en) * 2025-08-07 2025-08-07 Hisao Kunitani Semiconductor device
US20070046351A1 (en) * 2025-08-07 2025-08-07 Alessandro Minzoni Duty cycle corrector
US20070047375A1 (en) * 2025-08-07 2025-08-07 Alessandro Minzoni Duty cycle detector with first and second oscillating signals
US20070046346A1 (en) * 2025-08-07 2025-08-07 Alessandro Minzoni Clock controller with integrated DLL and DCC
US20070086267A1 (en) * 2025-08-07 2025-08-07 Micron Technology, Inc. Clock generator having a delay locked loop and duty cycle correction circuit in a parallel configuration
US20070176659A1 (en) * 2025-08-07 2025-08-07 Micron Technology, Inc Duty cycle error calculation circuit for a clock generator having a delay locked loop and duty cycle correction circuit
US20070194821A1 (en) * 2025-08-07 2025-08-07 Micron Technology, Inc. Continuous high-frequency event filter
US7268601B2 (en) * 2025-08-07 2025-08-07 Hynix Semiconductor Inc. Delay locked loop and clock generation method thereof
US20090128207A1 (en) * 2025-08-07 2025-08-07 Kun-Yung Chang Clock Circuitry for Generating Multiple Clocks with Time-Multiplexed Duty Cycle Adjustment
CN101145779B (en) * 2025-08-07 2025-08-07 盛群半导体股份有限公司 Phase angle generator
US20110216057A1 (en) * 2025-08-07 2025-08-07 Himax Technologies Limited Timing Controller and Clock Signal Detection Circuit Thereof
US20110215851A1 (en) * 2025-08-07 2025-08-07 Ji Hun Oh Dll including 2-phase delay line and duty correction circuit and duty correction method thereof
US8547154B2 (en) 2025-08-07 2025-08-07 International Business Machines Corporation Programmable duty cycle selection using incremental pulse widths
US8754690B2 (en) 2025-08-07 2025-08-07 International Business Machines Corporation Programmable duty cycle setter employing time to voltage domain referenced pulse creation
US20160274189A1 (en) * 2025-08-07 2025-08-07 Korea Aerospace Research Institute Apparatus for measuring input time input signal
US9742386B2 (en) * 2025-08-07 2025-08-07 Apple Inc. Efficient duty-cycle balanced clock generation circuit for single and multiple-phase clock signals
US10498318B1 (en) 2025-08-07 2025-08-07 Xilinx, Inc. Electrical circuits and methods to correct duty cycle error
US10812089B2 (en) 2025-08-07 2025-08-07 Xilinx, Inc. Apparatus and method to reduce lock time via frequency band calibration

Families Citing this family (23)

* Cited by examiner, ? Cited by third party
Publication number Priority date Publication date Assignee Title
KR100505125B1 (en) * 2025-08-07 2025-08-07 ??????? ???? The de-sulfuration de-dioxins Equipment for Waste treatment system
KR100490655B1 (en) * 2025-08-07 2025-08-07 ???? ??????? Duty cycle correction circuit and delay locked loop having the same
KR100553833B1 (en) * 2025-08-07 2025-08-07 ???????? Inversion control circuit and method of delay synchronization circuit, delay synchronization circuit and semiconductor memory device using same
EP1830363A4 (en) * 2025-08-07 2025-08-07 Spansion Llc Synchronization type storage device and control method thereof
KR100712537B1 (en) * 2025-08-07 2025-08-07 ???????? Clock generation circuit
US7420399B2 (en) * 2025-08-07 2025-08-07 Jonghee Han Duty cycle corrector
KR100861919B1 (en) * 2025-08-07 2025-08-07 ???????? Multiphase signal generator and its method
KR100763849B1 (en) 2025-08-07 2025-08-07 ???????? A phase correction circuit for reducing phase skew between multi phase clock signals, a method thereof, and a semiconductor device comprising the circuit
KR100894255B1 (en) 2025-08-07 2025-08-07 ???????? Delay locked loops, integrated circuits comprising the same and methods of driving the same
US7474136B2 (en) * 2025-08-07 2025-08-07 Promos Technologies Pte.Ltd. Use of multiple voltage controlled delay lines for precise alignment and duty cycle control of the data output of a DDR memory device
KR20090107256A (en) 2025-08-07 2025-08-07 ???????? Duty cycle correction circuit
KR101212724B1 (en) * 2025-08-07 2025-08-07 ???????? ???? Clock generation circuit and delay locked loop using the same
KR101095009B1 (en) 2025-08-07 2025-08-07 ???? ??????? Synchronization circuit
JP5862471B2 (en) * 2025-08-07 2025-08-07 富士通株式会社 Clock generation circuit
US8648640B1 (en) * 2025-08-07 2025-08-07 Realtek Semiconductor Corp. Method and apparatus for clock transmission
JP6596234B2 (en) 2025-08-07 2025-08-07 ローム株式会社 Oscillator circuit, voltage controlled oscillator, serial data receiver
CN106301354B (en) * 2025-08-07 2025-08-07 京微雅格(北京)科技有限公司 Duty ratio correction device and method
KR102432457B1 (en) * 2025-08-07 2025-08-07 ???????? Clock Generation Circuit having De-skew function and Semiconductor Integrated Circuit Device including the same
KR200487867Y1 (en) 2025-08-07 2025-08-07 (?)?????? Personal study-rest housing structure
KR200486367Y1 (en) 2025-08-07 2025-08-07 (?)?????? Personal study-rest housing structure
KR200486366Y1 (en) 2025-08-07 2025-08-07 (?)?????? Personal study-rest housing structure
KR200486847Y1 (en) 2025-08-07 2025-08-07 (?)?????? Study-rest housing structure
KR102618514B1 (en) 2025-08-07 2025-08-07 ???????? ???? Clock generation circuit, semiconductor apparatus and system including the same

Citations (7)

* Cited by examiner, ? Cited by third party
Publication number Priority date Publication date Assignee Title
US5216302A (en) * 2025-08-07 2025-08-07 Fujitsu Limited Reference delay generator and electronic device using the same
US5410263A (en) * 2025-08-07 2025-08-07 Intel Corporation Delay line loop for on-chip clock synthesis with zero skew and 50% duty cycle
US5463337A (en) * 2025-08-07 2025-08-07 At&T Corp. Delay locked loop based clock synthesizer using a dynamically adjustable number of delay elements therein
US5974560A (en) * 2025-08-07 2025-08-07 Hitachi, Ltd. Information processor and information processing system utilizing clock signal
US6150855A (en) * 2025-08-07 2025-08-07 Bull, S.A. Phase-locked loop and resulting frequency multiplier
US6295328B1 (en) * 2025-08-07 2025-08-07 Hyundai Electronics Industries Co., Ltd. Frequency multiplier using delayed lock loop (DLL)
US6441659B1 (en) * 2025-08-07 2025-08-07 Mosaid Technologies Incorporated Frequency-doubling delay locked loop

Family Cites Families (8)

* Cited by examiner, ? Cited by third party
Publication number Priority date Publication date Assignee Title
KR100393317B1 (en) * 2025-08-07 2025-08-07 ??? ??????? Delayed synchronization loop
JP3688392B2 (en) * 2025-08-07 2025-08-07 三菱電機株式会社 Waveform shaping device and clock supply device
KR100271655B1 (en) * 2025-08-07 2025-08-07 ??? Duty cycle correction circuit
KR100281898B1 (en) * 2025-08-07 2025-08-07 ??? Duty cycle correction circuit and method for correcting duty cycle of data
US6040726A (en) * 2025-08-07 2025-08-07 Lucent Technologies Inc. Digital duty cycle correction loop apparatus and method
KR20000043233A (en) * 2025-08-07 2025-08-07 ??? Duty cycle compensating apparatus
KR100366618B1 (en) * 2025-08-07 2025-08-07 ???? ???? Delay locked loop circuit for correcting duty cycle of clock signal and delay locking method
KR100360403B1 (en) * 2025-08-07 2025-08-07 ???? ???? Circuit and method for duty cycle correction

Patent Citations (7)

* Cited by examiner, ? Cited by third party
Publication number Priority date Publication date Assignee Title
US5974560A (en) * 2025-08-07 2025-08-07 Hitachi, Ltd. Information processor and information processing system utilizing clock signal
US6150855A (en) * 2025-08-07 2025-08-07 Bull, S.A. Phase-locked loop and resulting frequency multiplier
US5216302A (en) * 2025-08-07 2025-08-07 Fujitsu Limited Reference delay generator and electronic device using the same
US5410263A (en) * 2025-08-07 2025-08-07 Intel Corporation Delay line loop for on-chip clock synthesis with zero skew and 50% duty cycle
US5463337A (en) * 2025-08-07 2025-08-07 At&T Corp. Delay locked loop based clock synthesizer using a dynamically adjustable number of delay elements therein
US6295328B1 (en) * 2025-08-07 2025-08-07 Hyundai Electronics Industries Co., Ltd. Frequency multiplier using delayed lock loop (DLL)
US6441659B1 (en) * 2025-08-07 2025-08-07 Mosaid Technologies Incorporated Frequency-doubling delay locked loop

Cited By (47)

* Cited by examiner, ? Cited by third party
Publication number Priority date Publication date Assignee Title
US6882196B2 (en) * 2025-08-07 2025-08-07 Sun Microsystems, Inc. Duty cycle corrector
US20040012428A1 (en) * 2025-08-07 2025-08-07 Gin Yee Duty cycle corrector
US20040075462A1 (en) * 2025-08-07 2025-08-07 Rambus Inc. Method and apparatus for digital duty cycle adjustment
US6967514B2 (en) 2025-08-07 2025-08-07 Rambus, Inc. Method and apparatus for digital duty cycle adjustment
US20040155686A1 (en) * 2025-08-07 2025-08-07 Se-Jun Kim Analog delay locked loop having duty cycle correction circuit
US7078949B2 (en) 2025-08-07 2025-08-07 Hynix Semiconductor Inc. Analog delay locked loop having duty cycle correction circuit
US7268601B2 (en) * 2025-08-07 2025-08-07 Hynix Semiconductor Inc. Delay locked loop and clock generation method thereof
US20060146891A1 (en) * 2025-08-07 2025-08-07 Hisao Kunitani Semiconductor device
US7259599B2 (en) * 2025-08-07 2025-08-07 Matsushita Electric Industrial Co., Ltd. Semiconductor device
US20050184780A1 (en) * 2025-08-07 2025-08-07 Hynix Semiconductor Inc. Clock duty ratio correction circuit
US7142028B2 (en) 2025-08-07 2025-08-07 Hynix Semiconductor Inc. Clock duty ratio correction circuit
US7148731B2 (en) 2025-08-07 2025-08-07 Infineon Technologies Ag Duty cycle correction
US7005904B2 (en) 2025-08-07 2025-08-07 Infineon Technologies Ag Duty cycle correction
US20060091922A1 (en) * 2025-08-07 2025-08-07 Alessandro Minzoni Duty cycle correction
US20050242857A1 (en) * 2025-08-07 2025-08-07 Infineon Technologies North America Corp. Duty cycle correction
US20050288569A1 (en) * 2025-08-07 2025-08-07 Xavier Battle Grid computing on radiology network
US7292082B2 (en) * 2025-08-07 2025-08-07 Postech Digital duty cycle corrector for multi-phase clock application
US20060028256A1 (en) * 2025-08-07 2025-08-07 Nam Jang J Digital duty cycle corrector for multi-phase clock application
US7352219B2 (en) 2025-08-07 2025-08-07 Infineon Technologies Ag Duty cycle corrector
US20070046351A1 (en) * 2025-08-07 2025-08-07 Alessandro Minzoni Duty cycle corrector
US20070046346A1 (en) * 2025-08-07 2025-08-07 Alessandro Minzoni Clock controller with integrated DLL and DCC
US7279946B2 (en) 2025-08-07 2025-08-07 Infineon Technologies Ag Clock controller with integrated DLL and DCC
US20070047375A1 (en) * 2025-08-07 2025-08-07 Alessandro Minzoni Duty cycle detector with first and second oscillating signals
US7403055B2 (en) * 2025-08-07 2025-08-07 Infineon Technologies Ag Duty cycle detector with first and second oscillating signals
US7227809B2 (en) 2025-08-07 2025-08-07 Micron Technology, Inc. Clock generator having a delay locked loop and duty cycle correction circuit in a parallel configuration
US20070086267A1 (en) * 2025-08-07 2025-08-07 Micron Technology, Inc. Clock generator having a delay locked loop and duty cycle correction circuit in a parallel configuration
US20070176659A1 (en) * 2025-08-07 2025-08-07 Micron Technology, Inc Duty cycle error calculation circuit for a clock generator having a delay locked loop and duty cycle correction circuit
US7791388B2 (en) 2025-08-07 2025-08-07 Micron Technology, Inc. Duty cycle error calculation circuit for a clock generator having a delay locked loop and duty cycle correction circuit
US7423465B2 (en) 2025-08-07 2025-08-07 Micron Technology, Inc. Duty cycle error calculation circuit for a clock generator having a delay locked loop and duty cycle correction circuit
US20080315930A1 (en) * 2025-08-07 2025-08-07 Tyler Gomm Duty cycle error calculation circuit for a clock generator having a delay locked loop and duty cycle correction circuit
US20070194821A1 (en) * 2025-08-07 2025-08-07 Micron Technology, Inc. Continuous high-frequency event filter
US9154141B2 (en) 2025-08-07 2025-08-07 Micron Technology, Inc. Continuous high-frequency event filter
US8073890B2 (en) 2025-08-07 2025-08-07 Micron Technology, Inc. Continuous high-frequency event filter
CN101145779B (en) * 2025-08-07 2025-08-07 盛群半导体股份有限公司 Phase angle generator
US20090128207A1 (en) * 2025-08-07 2025-08-07 Kun-Yung Chang Clock Circuitry for Generating Multiple Clocks with Time-Multiplexed Duty Cycle Adjustment
US7839194B2 (en) 2025-08-07 2025-08-07 Rambus Inc. Clock circuitry for generating multiple clocks with time-multiplexed duty cycle adjustment
US20110215851A1 (en) * 2025-08-07 2025-08-07 Ji Hun Oh Dll including 2-phase delay line and duty correction circuit and duty correction method thereof
US8536914B2 (en) 2025-08-07 2025-08-07 Samsung Electronics Co., Ltd. DLL including 2-phase delay line and duty correction circuit and duty correction method thereof
US20110216057A1 (en) * 2025-08-07 2025-08-07 Himax Technologies Limited Timing Controller and Clock Signal Detection Circuit Thereof
US8390614B2 (en) * 2025-08-07 2025-08-07 Himax Technologies Limited Timing controller and clock signal detection circuit thereof
US8547154B2 (en) 2025-08-07 2025-08-07 International Business Machines Corporation Programmable duty cycle selection using incremental pulse widths
US8754690B2 (en) 2025-08-07 2025-08-07 International Business Machines Corporation Programmable duty cycle setter employing time to voltage domain referenced pulse creation
US20160274189A1 (en) * 2025-08-07 2025-08-07 Korea Aerospace Research Institute Apparatus for measuring input time input signal
US10184981B2 (en) * 2025-08-07 2025-08-07 Korea Aerospace Research Institute Apparatus for measuring input time input signal
US9742386B2 (en) * 2025-08-07 2025-08-07 Apple Inc. Efficient duty-cycle balanced clock generation circuit for single and multiple-phase clock signals
US10498318B1 (en) 2025-08-07 2025-08-07 Xilinx, Inc. Electrical circuits and methods to correct duty cycle error
US10812089B2 (en) 2025-08-07 2025-08-07 Xilinx, Inc. Apparatus and method to reduce lock time via frequency band calibration

Also Published As

Publication number Publication date
GB2373384B (en) 2025-08-07
US20020084818A1 (en) 2025-08-07
GB0130911D0 (en) 2025-08-07
KR20020056258A (en) 2025-08-07
GB2373384A (en) 2025-08-07
KR100384781B1 (en) 2025-08-07
JP2002290214A (en) 2025-08-07
GB0130605D0 (en) 2025-08-07

Similar Documents

Publication Publication Date Title
US6603337B2 (en) Duty cycle correction circuit
US7282977B2 (en) Duty cycle correction device
JP4309392B2 (en) Delay locked loop and semiconductor memory device having the same
US6995591B2 (en) Register controlled delay locked loop with low power consumption
US6392458B1 (en) Method and apparatus for digital delay locked loop circuits
JP4504581B2 (en) Register-controlled delay lock loop using ring delay and counter
US7839193B2 (en) Duty cycle correction circuits including a transition generator circuit for generating transitions in a duty cycle corrected signal responsive to an input signal and a delayed version of the input signal and methods of operating the same
US20030218490A1 (en) Circuit and method for generating internal clock signal
US7777542B2 (en) Delay locked loop
US8698533B2 (en) Phase mixer with adjustable load-to-drive ratio
US7005904B2 (en) Duty cycle correction
US8081021B2 (en) Delay locked loop
US20030052719A1 (en) Digital delay line and delay locked loop using the digital delay line
US20090115486A1 (en) Apparatus and method for generating multi-phase clocks
US6894539B2 (en) Delay locked loop having phase comparator
JP2008172574A (en) Clock phase shift circuit
CN115051697B (en) Signal output circuit and delayed signal output circuit
US11469747B1 (en) Shift register and electronic device including the same
JP2000188540A (en) Clock generation circuit
KR100487637B1 (en) A digital delay line
JP4244468B2 (en) Clock generator
JP2001306391A (en) Memory control circuit

Legal Events

Date Code Title Description
AS Assignment 百度 评测结果:如图可见,使用菲诗小铺迷雾唇膏笔(RD01浪漫伦敦红)后,呈半哑光浓郁正红色,唇部轮廓立体饱满,部分唇纹被遮盖,显得牙齿更洁白,红色气场非常强大;使用菲诗小铺水漾唇膏笔(OR01酷蜜甜橙)后,呈水润光泽娇柔的暖橙色,唇色元气饱满鲜艳动人,显色度饱满,倍感润泽。

Owner name: HYNIX SEMICONDUCTOR INC., KOREA, REPUBLIC OF

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:CHO, SEONG IK;REEL/FRAME:012438/0059

Effective date: 20011220

STCF Information on status: patent grant

Free format text: PATENTED CASE

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 8

AS Assignment

Owner name: 658868 N.B. INC., CANADA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HYNIX SEMICONDUCTOR INC.;REEL/FRAME:027234/0400

Effective date: 20110822

AS Assignment

Owner name: ROYAL BANK OF CANADA, CANADA

Free format text: U.S. INTELLECTUAL PROPERTY SECURITY AGREEMENT (FOR NON-U.S. GRANTORS) - SHORT FORM;ASSIGNORS:658276 N.B. LTD.;658868 N.B. INC.;MOSAID TECHNOLOGIES INCORPORATED;REEL/FRAME:027512/0196

Effective date: 20111223

AS Assignment

Owner name: CONVERSANT IP N.B. 868 INC., CANADA

Free format text: CHANGE OF NAME;ASSIGNOR:658868 N.B. INC.;REEL/FRAME:032439/0547

Effective date: 20140101

AS Assignment

Owner name: CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC.,

Free format text: RELEASE OF SECURITY INTEREST;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:033484/0344

Effective date: 20140611

Owner name: CONVERSANT IP N.B. 868 INC., CANADA

Free format text: RELEASE OF SECURITY INTEREST;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:033484/0344

Effective date: 20140611

Owner name: CONVERSANT IP N.B. 276 INC., CANADA

Free format text: RELEASE OF SECURITY INTEREST;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:033484/0344

Effective date: 20140611

AS Assignment

Owner name: ROYAL BANK OF CANADA, AS LENDER, CANADA

Free format text: U.S. PATENT SECURITY AGREEMENT (FOR NON-U.S. GRANTORS);ASSIGNOR:CONVERSANT IP N.B. 868 INC.;REEL/FRAME:033707/0001

Effective date: 20140611

Owner name: CPPIB CREDIT INVESTMENTS INC., AS LENDER, CANADA

Free format text: U.S. PATENT SECURITY AGREEMENT (FOR NON-U.S. GRANTORS);ASSIGNOR:CONVERSANT IP N.B. 868 INC.;REEL/FRAME:033707/0001

Effective date: 20140611

FPAY Fee payment

Year of fee payment: 12

AS Assignment

Owner name: CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC.,

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:CONVERSANT IP N.B. 868 INC.;REEL/FRAME:036159/0386

Effective date: 20150514

AS Assignment

Owner name: CPPIB CREDIT INVESTMENTS, INC., CANADA

Free format text: AMENDED AND RESTATED U.S. PATENT SECURITY AGREEMENT (FOR NON-U.S. GRANTORS);ASSIGNOR:CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC.;REEL/FRAME:046900/0136

Effective date: 20180731

AS Assignment

Owner name: CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC., CANADA

Free format text: RELEASE OF U.S. PATENT AGREEMENT (FOR NON-U.S. GRANTORS);ASSIGNOR:ROYAL BANK OF CANADA, AS LENDER;REEL/FRAME:047645/0424

Effective date: 20180731

Owner name: CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC.,

Free format text: RELEASE OF U.S. PATENT AGREEMENT (FOR NON-U.S. GRANTORS);ASSIGNOR:ROYAL BANK OF CANADA, AS LENDER;REEL/FRAME:047645/0424

Effective date: 20180731

AS Assignment

Owner name: CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC., CANADA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:CPPIB CREDIT INVESTMENTS INC.;REEL/FRAME:054371/0884

Effective date: 20201028

AS Assignment

Owner name: MOSAID TECHNOLOGIES INCORPORATED, CANADA

Free format text: CHANGE OF NAME;ASSIGNOR:CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC.;REEL/FRAME:064742/0988

Effective date: 20210401

tissot是什么牌子1853 梦见走错路是什么意思 极端是什么意思 为什么这么热 工体是什么意思
thc是什么意思 纸是什么生肖 福星高照是什么生肖 肝在什么位置图片 血压低头晕是什么原因导致的
火龙果什么人不能吃 对口升学什么意思 甘油三酯高挂什么科 孕期便秘吃什么通便快 心肌炎是什么
花生对胃有什么好处 衣食父母什么意思 心律失常吃什么药 秋天穿什么 肾病什么东西不能吃
晚上尿次数多什么原因hcv9jop7ns3r.cn 金字旁的字和什么有关hcv8jop8ns2r.cn 兆后面的单位是什么weuuu.com 电磁波是什么hcv8jop5ns6r.cn 女性检查甲功是什么病jasonfriends.com
手背肿是什么原因hcv7jop6ns9r.cn 颈部彩超能检查出什么hcv8jop5ns8r.cn 土鸡是什么鸡hcv8jop5ns1r.cn 身上瘙痒是什么原因hcv8jop2ns9r.cn 能够握紧的就别放了是什么歌hcv8jop9ns8r.cn
眼角流泪是什么原因hcv9jop4ns7r.cn 水肿吃什么药消肿最快xjhesheng.com 腰间盘膨出和突出有什么区别hcv9jop0ns8r.cn 拉新是什么意思hcv8jop3ns2r.cn 卵泡期是什么时候jingluanji.com
颈椎病有什么特效药hcv8jop4ns9r.cn 老豆腐和嫩豆腐有什么区别hcv8jop2ns0r.cn 医学检验技术是什么hcv9jop5ns3r.cn 吃什么长胸hcv7jop4ns5r.cn 华妃娘娘是什么电视剧hcv9jop2ns5r.cn
百度